## FEATURES

## Low RDSow of $\mathbf{8 0} \mathbf{~ m} \Omega$ at $\mathbf{1 . 8} \mathrm{V}$

Low input voltage range: 1.1 V to 3.6 V
500 mA continuous operating current
Built-in level shift for control logic that can be operated by 1.2 V logic
Low $2 \mu \mathrm{~A}$ (maximum) ground current
Ultralow shutdown current <0.7 $\mu \mathrm{A}$
Reverse current blocking
Ultrasmall $0.8 \mathrm{~mm} \times 0.8 \mathrm{~mm} \times 0.5 \mathrm{~mm}, 4$-ball, 0.4 mm pitch WLCSP

## APPLICATIONS

## Mobile phones

Digital cameras and audio devices

## Portable and battery-powered equipment

## GENERAL DESCRIPTION

The ADP194 is a high-side load switch designed for operation from 1.1 V to 3.6 V and is protected against reverse current flow from output to input. This load switch provides power domain isolation for extended power battery life. The device contains a low on-resistance P-channel MOSFET that supports more than 500 mA of continuous load current and minimizes power loss. The low $2 \mu \mathrm{~A}$ (maximum) ground current and ultralow shutdown current make the ADP194 ideal for battery-operated

## TYPICAL APPLICATIONS CIRCUIT


portable equipment. The built-in level shifter in the enable logic input makes the ADP194 compatible with modern processors and GPIO controllers.

Beyond operating performance, the ADP194 occupies minimal printed circuit board (PCB) space with an area of less than $0.64 \mathrm{~mm}^{2}$ and a height of 0.50 mm . The ADP194 is available in an ultrasmall $0.8 \mathrm{~mm} \times 0.8 \mathrm{~mm}, 4$-ball, 0.4 mm pitch WLCSP.

## Rev. 0

## ADP194

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
Typical Applications Circuit ..... 1
General Description .....  1
Revision History ..... 2
Specifications. ..... 3
Timing Diagram ..... 3
Absolute Maximum Ratings .....  4
Thermal Data ..... 4
Thermal Resistance .....  4
ESD Caution .....  4
Pin Configuration and Function Descriptions ..... 5
Typical Performance Characteristics .....  6
Theory of Operation .....  8
Applications Information .....  9
Ground Current .....  9
Enable Feature .....  9
Timing ..... 10
Thermal Considerations ..... 11
PCB Layout Considerations ..... 11
Outline Dimensions ..... 12
Ordering Guide ..... 12

## REVISION HISTORY

## 5/11-Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{V}_{\mathrm{IN}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=\mathrm{V}_{\text {IN }}, \mathrm{I}_{\text {LOAD }}=200 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 1.

| Parameter | Symbol | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT VOLTAGE RANGE | $\mathrm{V}_{\text {IN }}$ | $\mathrm{T}_{J}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1.1 |  | 3.6 | V |
| EN INPUT <br> EN Input Threshold <br> Logic High Voltage <br> Logic Low Voltage EN Input Pull-Down Resistance | Ven_th <br> $\mathrm{V}_{\mathrm{H}}$ <br> VII <br> Ren | $\begin{aligned} & 1.1 \mathrm{~V} \leq \mathrm{V}_{\mathbb{N}} \leq 1.3 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & 1.3 \mathrm{~V}<\mathrm{V}_{\mathbb{I N}}<1.8 \mathrm{~V}, \mathrm{~T}_{J}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & 1.8 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq 3.6 \mathrm{~V}_{\mathrm{J}}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & 1.1 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq 3.6 \mathrm{~V} \\ & 1.1 \mathrm{~V} \leq \mathrm{V}_{\mathbb{I N}} \leq 3.6 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.35 \\ & 0.45 \\ & 1.2 \end{aligned}$ | 4 | $\begin{aligned} & 1.0 \\ & 1.2 \\ & 1.2 \\ & 0.3 \end{aligned}$ | V <br> V <br> V <br> V <br> V <br> M $\Omega$ |
| CURRENT Ground Current ${ }^{1}$ Shutdown Current | IGnd <br> loff | VOUT open, $\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $\begin{aligned} & \mathrm{EN}=\mathrm{GND} \\ & \mathrm{EN}=\mathrm{GND}, \mathrm{~T}_{\jmath}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{aligned}$ |  | 0.7 | $\begin{aligned} & 2 \\ & 2 \end{aligned}$ | $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| REVERSE BLOCKING <br> Vout Current Hysteresis |  | $\begin{aligned} & \mathrm{V}_{\text {EN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.6 \mathrm{~V} \\ & \left\|\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right\| \end{aligned}$ |  | $\begin{aligned} & 4 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{mV} \end{aligned}$ |
| VIN to VOUT RESISTANCE | RDSon | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=3.6 \mathrm{~V}, \mathrm{EN}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{I N}}=2.5 \mathrm{~V}, \mathrm{EN}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{N}}=1.8 \mathrm{~V}, \mathrm{EN}=1.5 \mathrm{~V}, \mathrm{~T}=-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\ & \mathrm{~V}_{\mathbb{I}}=1.5 \mathrm{~V}, \mathrm{EN}=1.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathbb{I}}=1.2 \mathrm{~V}, \mathrm{EN}=1 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 55 \\ & 65 \\ & 80 \\ & 105 \\ & 160 \end{aligned}$ | $120$ | $\begin{gathered} \mathrm{m} \Omega \\ \mathrm{~m} \Omega \\ \mathrm{~m} \Omega \\ \mathrm{~m} \Omega \\ \mathrm{~m} \Omega \end{gathered}$ |
| VOUT TIME Turn-On Delay Time | ton_diy | $\begin{aligned} & \mathrm{EN}=1.5 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=1 \mu \mathrm{~F} \\ & \mathrm{~V}_{\mathrm{IN}}=3.6 \mathrm{~V}, \mathrm{EN}=1.5 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=1 \mu \mathrm{~F} \end{aligned}$ |  | $\begin{aligned} & 7 \\ & 1.5 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |

${ }^{1}$ Ground current includes EN pull-down current.

## TIMING DIAGRAM



Figure 2. Timing Diagram

## ADP194

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| VIN to GND | -0.3 V to +4.0 V |
| VOUT to GND | -0.3 V to $\mathrm{V} / \mathbb{N}$ |
| EN to GND | -0.3 V to +4.0 V |
| Continuous Drain Current |  |
| $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | $\pm 1 \mathrm{~A}$ |
| $\mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ | $\pm 500 \mathrm{~mA}$ |
| Continuous Diode Current | -50 mA |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Ambient Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Soldering Conditions | JEDEC J-STD-020 |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL DATA

Absolute maximum ratings apply individually only, not in combination. The ADP194 may be damaged if the junction temperature limits are exceeded. Monitoring ambient temperature does not guarantee that $\mathrm{T}_{\mathrm{I}}$ is within the specified temperature limits. In applications with high power dissipation and poor PCB thermal resistance, the maximum ambient temperature may need to be derated.
In applications with moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The junction temperature $\left(T_{J}\right)$ of the device is dependent on the ambient temperature $\left(T_{A}\right)$, the power dissipation of the device ( $\mathrm{P}_{\mathrm{D}}$ ), and the junction-to-ambient thermal resistance of the package $\left(\theta_{J A}\right)$.
Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ and power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the formula

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right)
$$

Junction-to-ambient thermal resistance $\left(\theta_{\mathrm{JA}}\right)$ of the package is based on modeling and calculation using a 4-layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, close attention to thermal board design is required. The value of $\theta_{\mathrm{JA}}$ may vary, depending on PCB material, layout, and environmental conditions. The specified values of $\theta_{\mathrm{JA}}$ are based on a 4 -layer, 4 inch $\times 3$ inch PCB. See JESD51-7 and JESD51-9 for detailed information regarding board construction. For additional information, see the AN-617 application note, MicroCSP ${ }^{T M}$ Wafer Level Chip Scale Package.
$\Psi_{\text {Iв }}$ is the junction-to-board thermal characterization parameter with units of ${ }^{\circ} \mathrm{C} / \mathrm{W} . \Psi_{J B}$ of the package is based on modeling and calculation using a 4-layer board. The JESD51-12 document, Guidelines for Reporting and Using Electronic Package Thermal Information, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{\text {ів }}$ measures the component power flowing through multiple thermal paths rather than through a single path, as in thermal resistance $\left(\theta_{J B}\right)$. Therefore, $\Psi_{J B}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{J \text { в }}$ more useful in real-world applications. Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and the power dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ using the formula

$$
T_{J}=T_{B}+\left(P_{D} \times \Psi_{J B}\right)
$$

See JESD51-8, JESD51-9, and JESD51-12 for more detailed information about $\Psi_{\text {Jв }}$.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ and $\Psi_{\text {IB }}$ are specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathrm{JA}}$ | $\boldsymbol{\Psi}_{\text {JB }}$ | Unit |
| :--- | :--- | :--- | :--- |
| 4-Ball, 0.4 mm Pitch WLCSP | 260 | 58.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

 Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 4. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| A1 | VIN | Input Voltage. |
| B1 | EN | Enable Input. Drive EN high to turn on the switch; drive EN low to turn off the switch. |
| A2 | VOUT | Output Voltage. |
| B2 | GND | Ground. |

## ADP194

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{V}_{\mathrm{IN}}=1.8 \mathrm{~V}, \mathrm{~V}_{\mathrm{EN}}=\mathrm{V}_{\mathrm{IN}}>\mathrm{V}_{\mathrm{IH}}, \mathrm{I}_{\mathrm{LOAD}}=100 \mathrm{~mA}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.


Figure 4. RDSon vs. Temperature


Figure 5. RDSon vs. Input Voltage, VIN


Figure 6. Voltage Drop vs. Load Current


Figure 7. Start-Up and Turn-On Delay vs. Input Voltage


Figure 8. Ground Current vs. Temperature


Figure 9. Ground Current vs. Input Voltage, VIN


Figure 10. Shutdown Current vs. Temperature, Vout Open


Figure 11. Shutdown Current vs. Temperature, Vout $=0 \mathrm{~V}$


Figure 12. Iout Shutdown Current vs. Temperature, V Vut $=0 \mathrm{~V}$


Figure 13. Reverse Shutdown Current vs. Temperature, Vоut $=0 \mathrm{~V}$


Figure 14. Iout Reverse Current vs. Temperature, Vout $=0 \mathrm{~V}$

## ADP194

## THEORY OF OPERATION

The ADP194 is a high-side PMOS load switch. It is designed to operate from a supply range from 1.1 V to 3.6 V . The PMOS load switch is designed for low on resistance, $80 \mathrm{~m} \Omega$ at $\mathrm{V}_{\text {IN }}=1.8 \mathrm{~V}$, and supports 500 mA of continuous output current. The ADP194 is a low ground current device with a nominal $4 \mathrm{M} \Omega$ pull-down resistor on its enable pin.
The reverse current protection circuitry prevents current flow backwards through the ADP194 when the output voltage is greater than the input voltage. A comparator senses the difference between the input and output voltages. When the difference between the input voltage and output voltage exceeds 50 mV , the body of the PFET is switched to Vout and turned off or opened. In other words, the gate is connected to VOUT.
The package is a space-saving $0.8 \mathrm{~mm} \times 0.8 \mathrm{~mm}, 4$-ball WLCSP.

## APPLICATIONS INFORMATION

## GROUND CURRENT

The major source for ground current in the ADP194 is the $4 \mathrm{M} \Omega$ pull-down resistor on the enable (EN) pin. Figure 16 shows typical ground current when $\mathrm{V}_{\text {EN }}=\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {IN }}$ varies from 1.1 V to 3.6 V .


Figure 16. Ground Current vs. Load Current, Different Input Voltages
As shown in Figure 17, an increase in ground current can occur when $\mathrm{V}_{\text {EN }} \neq \mathrm{V}_{\text {IN }}$. This is caused by the CMOS logic nature of the level shift circuitry as it translates an EN signal $\geq 1.1 \mathrm{~V}$ to a logic high. This increase is a function of the $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {EN }}$ delta.


Figure 17. Typical Ground Current when $V_{E N} \neq V_{I N}$

## ENABLE FEATURE

The ADP194 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. As shown in Figure 18, when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off.


Figure 18. Typical EN Operation, $V_{I N}=1.8 \mathrm{~V}$
The EN input has built-in hysteresis, as shown in Figure 18. The hysteresis prevents on/off oscillations that can occur due to noise on the EN pin as $V_{\text {EN }}$ passes through the threshold points.
The EN input active/inactive thresholds derive from the $V_{I N}$ voltage; therefore, these thresholds vary with changing input voltage. Figure 19 shows typical EN active/inactive thresholds when the input voltage varies from 1.1 V to 3.6 V .


Figure 19. Typical EN Pin Thresholds vs. Input Voltage, VIN

## ADP194

## TIMING

Turn-on delay is defined as the delta between the time that EN reaches $>1.1 \mathrm{~V}$ until VOUT rises to $\sim 10 \%$ of its final value. The ADP194 includes circuitry to set the typical $1.5 \mu \mathrm{~s}$ turn-on delay at $3.6 \mathrm{~V}_{\mathrm{II}}$ to limit the $\mathrm{V}_{\text {IN }}$ inrush current. As shown in Figure 20, the turn-on delay is dependent on the input voltage.


Figure 20. Typical Turn-On Delay Time with Varying Input Voltage
The rise time of VOUT is defined as the time delta between the $10 \%$ and $90 \%$ points of VOUT as it transitions to its final value. It is dependent on the RC time constant where $\mathrm{C}=$ load capacitance ( $\mathrm{C}_{\text {LOAD }}$ ) and $\mathrm{R}=\mathrm{RDS}_{\text {on }} \| \mathrm{R}_{\text {LOAD }}$. Because $\mathrm{RDS}_{\text {on }}$ is usually smaller than $\mathrm{R}_{\text {LOAD }}$, an adequate approximation for RC is $\mathrm{RDS}_{\text {ON }} \times$ $\mathrm{C}_{\text {LOAD }}$. The ADP194 does not need any input or load capacitor, but capacitors can be used to suppress noise on the board. If significant load capacitance is connected, inrush current may be a concern.


Figure 21. Typical Rise Time and Inrush Current with $V_{I N}=1.8 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=1 \mu \mathrm{~F}$


Figure 22. Typical Rise Time and Inrush Current with $V_{I N}=3.6 \mathrm{~V}, C_{\text {LOAD }}=1 \mu \mathrm{~F}$
The fall time or turn-off time of VOUT is defined as the time delta between the $90 \%$ and $10 \%$ points of VOUT as it transitions to its final value. The turn-off time is also dependent on the RC time constant.


Figure 23. Typical Turn-Off Time, $V_{I N}=1.8 \mathrm{~V}, R_{\text {LOAD }}=3.6 \Omega$


CH1 $1.00 \mathrm{~V}_{\mathrm{w}} \quad \mathrm{CH} 2200 \mathrm{~mA} \Omega^{\mathrm{B}} \mathrm{w}_{\mathrm{w}} \mathrm{M} 2.00 \mu \mathrm{~s}$ A CH3 $乙 400 \mathrm{mV}$ CH3 $1.00 \mathrm{~V} \mathrm{~B}_{\mathrm{w}}$ T $10.00 \%$

Figure 24. Typical Turn-Off Time, $V_{I N}=3.6 \mathrm{~V}, R_{\text {LOAD }}=7.5 \Omega$

## THERMAL CONSIDERATIONS

In most applications, the ADP194 does not dissipate much heat due to its low on-channel resistance. However, in applications with high ambient temperature and high load current, the heat dissipated in the package can cause the junction temperature of the die to exceed the maximum junction temperature of $125^{\circ} \mathrm{C}$.

The junction temperature of the die is the sum of the ambient temperature of the environment and the temperature rise of the package due to the power dissipation, as shown in Equation 1.
To guarantee reliable operation, the junction temperature of the ADP194 must not exceed $125^{\circ} \mathrm{C}$. To ensure that the junction temperature stays below this maximum value, the user must be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the device, and thermal resistances between the junction and ambient air $\left(\theta_{J A}\right)$. The $\theta_{\mathrm{JA}}$ value is dependent on the package assembly compounds that are used and the amount of copper used to solder the package GND pin to the PCB. Table 5 shows typical $\theta_{\mathrm{JA}}$ values of the 4 -ball WLCSP for various PCB copper sizes. Table 6 shows the typical $\Psi_{J B}$ value of the 4-ball WLCSP.

Table 5. Typical $\theta_{J A}$ Values for WLCSP

| Copper Size $\left(\mathbf{m m}^{\mathbf{2}}\right)$ | $\boldsymbol{\theta}_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathbf{W}\right)$ |
| :--- | :--- |
| $0^{1}$ | 260 |
| 50 | 159 |
| 100 | 157 |
| 300 | 153 |
| 500 | 151 |

${ }^{1}$ Device soldered to minimum size pin traces.
Table 6. Typical $\Psi_{\text {IB }}$ Values

| Package | $\boldsymbol{\Psi}_{\text {JB }}$ | Unit |
| :--- | :--- | :--- |
| 4-Ball WLCSP | 58.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

The junction temperature of the ADP194 is calculated from the following equation:

$$
\begin{equation*}
T_{J}=T_{A}+\left(P_{D} \times \theta_{I A}\right) \tag{1}
\end{equation*}
$$

where:
$T_{A}$ is the ambient temperature.
$P_{D}$ is the power dissipation in the die, given by

$$
\begin{equation*}
P_{D}=\left[\left(V_{I N}-V_{\text {OUT }}\right) \times I_{L O A D}\right]+\left(V_{I N} \times I_{G N D}\right) \tag{2}
\end{equation*}
$$

where:
$I_{L O A D}$ is the load current.
$I_{G N D}$ is the ground current.
$V_{\text {IN }}$ and $V_{\text {OUT }}$ are the input and output voltages, respectively.

Power dissipation due to ground current is quite small and can be ignored. Therefore, the junction temperature equation simplifies to the following:

$$
\begin{equation*}
T_{J}=T_{A}+\left\{\left[\left(V_{I N}-V_{O U T}\right) \times I_{L O A D}\right] \times \theta_{I A}\right\} \tag{3}
\end{equation*}
$$

In cases where the board temperature is known, use the thermal characterization parameter, $\Psi_{\text {顽, }}$, to estimate the junction temperature rise. Maximum junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ is calculated from the board temperature $\left(\mathrm{T}_{\mathrm{B}}\right)$ and power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) using the formula

$$
\begin{equation*}
T_{J}=T_{B}+\left(P_{D} \times \Psi_{I B}\right) \tag{4}
\end{equation*}
$$

## PCB LAYOUT CONSIDERATIONS

The heat dissipation capability of the package can be improved by increasing the amount of copper attached to the pins of the ADP194. However, as listed in Table 5, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits.

It is critical to keep the input and output traces as wide and as short as possible to minimize the circuit board trace resistance.


Figure 25. ADP194 PCB Layout

## ADP194

## OUTLINE DIMENSIONS



Figure 26. 4-Ball Wafer Level Chip Scale Package [WLCSP] (CB-4-5)
Dimensions shown in millimeters

ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- |
| ADP194ACBZ-R7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 4-Ball Wafer Level Chip Scale Package [WLCSP] <br> ADP194CB-EVALZ | Evaluation Board | CB-4-5 |

${ }^{1} Z=$ RoHS Compliant Part.

